### COUNTERS

Counters
Transition Tables
Moore Outputs
Counter Timing



### General Sequential Systems



ECEn 224



### A Sequential Counter



ECEn 224



### Transition Table for 2-Bit Counter

| Current<br>State | Next<br>State |
|------------------|---------------|
| 00               | 01            |
| 01               | 10            |
| 10               | 11            |
| 11               | 00            |

|    | rent<br>ate |    | ext<br>ate |
|----|-------------|----|------------|
| Q1 | Q0          | N1 | N0         |
| 0  | 0           | 0  | 1          |
| 0  | 1           | 1  | 0          |
| 1  | 0           | 1  | 1          |
| 1  | 1           | 0  | 0          |

It is the truth table for the input forming logic...

It describes what the *next state* values are as a function of the *current state* (clock is assumed)



## Implementation of 2-Bit Counter

|    | rent<br>ate | ' ' ' | ext<br>ate |
|----|-------------|-------|------------|
| Q1 | Q0          | N1    | N0         |
| 0  | 0           | 0     | 1          |
| 0  | 1           | 1     | 0          |
| 1  | 0           | 1     | 1          |
| 1  | 1           | 0     | 0          |









## Example 2 - A Gray Code Counter

| Q1 | Q0 | N1 | N0 |
|----|----|----|----|
| 0  | 0  | 0  | 1  |
| 0  | 1  | 1  | 1  |
| 1  | 0  | 0  | 0  |
| 1  | 1  | 1  | 0  |











## Example 3 - Not All Count Values Used

Desired count sequence = 00 - 01 - 11 - 00 ...

| ( | Q1 | Q0 | N1 | N0 |
|---|----|----|----|----|
|   | 0  | 0  | 0  | 1  |
|   | 0  | 1  | 1  | 1  |
|   | 1  | 0  | ?  | ?  |
|   | 1  | 1  | 0  | 0  |

What should next state for 10 be?



### Example 3 - Not All Count Values Used







Do the normal K-map minimization with don't cares



# Example 4 - A Ring Counter

Desired count sequence = 001 - 010 - 100 - 001 ...

| Q2 | Q1 | Q0 | N2 | N1 | N0 |
|----|----|----|----|----|----|
| 0  | 0  | 0  |    |    |    |
| 0  | 0  | 1  |    |    |    |
| 0  | 1  | 0  |    |    |    |
| 0  | 1  | 1  |    |    |    |
| 1  | 0  | 0  |    |    |    |
| 1  | 0  | 1  |    |    |    |
| 1  | 1  | 0  |    |    |    |
| 1  | 1  | 1  |    |    |    |



## Example 4 - A Ring Counter

Desired count sequence = 001 - 010 - 100 - 001 ...

| Q2 | Q1 | Q0 | N2 | N1 | N0 |
|----|----|----|----|----|----|
| 0  | 0  | 0  | Χ  | Χ  | X  |
| 0  | 0  | 1  | 0  | 1  | 0  |
| 0  | 1  | 0  | 1  | 0  | 0  |
| 0  | 1  | 1  | X  | X  | X  |
| 1  | 0  | 0  | 0  | 0  | 1  |
| 1  | 0  | 1  | X  | X  | X  |
| 1  | 1  | 0  | X  | X  | X  |
| 1  | 1  | 1  | X  | X  | X  |





### Doing KMaps leads to:



N<sub>0</sub>

0

X

# Example 4 - A Ring Counter





### Initial State

- When a sequential circuit is powered on, we have no guarantee it will start in any particular state
- We must make sure our counters don't start in an invalid state
  - They could remain stuck in invalid states!
- Digital systems should have a reset signal that is asserted after power up
  - This reset could go into IFL or into the RESET inputs on flip flops.



## A Ring Counter with Reset



Reset causes circuit to start in state "001"



### General Counter Design Procedure

- Write transition table for counter
  - Use X's as appropriate
- Reduce each NX variable to a minimized equation
- Implement input forming logic (IFL) using gates
- Draw schematic using FF's + IFL



### Counters With Alternative FF's





### Excitation Table for T Flip Flop

#### Transition Table

| <u>T</u> | Q | Q+ |
|----------|---|----|
| 0        | 0 | 0  |
| 0        | 1 | 1  |
| 1        | 0 | 1  |
| 1        | 1 | 0  |

Rearranging rows and/or columns...



#### **Excitation Table**

| Q | Q+ | Η |
|---|----|---|
| 0 | 0  | 0 |
| 0 | 1  | 1 |
| 1 | 0  | 1 |
| 1 | 1  | 0 |

Tells how inputs affect output

Tells what input is needed to achieve desired output transition

In the end, they are the same table, just rearranged...



# TFF Counter Design Using Augmented Transition Table

| Current |       |    | Next |       |    | TFF |        |    |  |
|---------|-------|----|------|-------|----|-----|--------|----|--|
| ,       | State | 9  | 9    | State |    |     | Inputs |    |  |
| Q2      | Q1    | Q0 | N2   | N1    | N0 | T2  | T1     | T0 |  |
| 0       | 0     | 0  | 0    | 0     | 1  |     |        |    |  |
| 0       | 0     | 1  | 0    | 1     | 0  |     |        |    |  |
| 0       | 1     | 0  | 0    | 1     | 1  |     |        |    |  |
| 0       | 1     | 1  | 1    | 0     | 0  |     |        |    |  |
| 1       | 0     | 0  | 1    | 0     | 1  |     |        |    |  |
| 1       | 0     | 1  | 1    | 1     | 0  |     |        |    |  |
| 1       | 1     | 0  | 1    | 1     | 1  |     |        |    |  |
| 1       | 1     | 1  | 0    | 0     | 0  |     |        |    |  |
|         |       |    |      |       |    |     |        |    |  |
| 1       |       |    |      |       |    |     | 1      |    |  |
|         |       |    | ,    |       |    | `   |        |    |  |

Next state values

Inputs to apply to achieve desired next state



# TFF Counter Design Using Augmented Transition Table

| С  | urre  | nt |    | Nex   | t  |    | TFF  | •  |                       |
|----|-------|----|----|-------|----|----|------|----|-----------------------|
| (  | State | Э  | (  | State | Э  | Ir | nput | S  | $_{Q_{2}}$ $T2$       |
| Q2 | Q1    | Q0 | N2 | N1    | N0 | T2 | T1   | T0 | $Q_1Q_0$ 0 1          |
| 0  | 0     | 0  | 0  | 0     | 1  | 0  | 0    | 1  | 00                    |
| 0  | 0     | 1  | 0  | 1     | 0  | 0  | 1    | 1  | 01                    |
| 0  | 1     | 0  | 0  | 1     | 1  | 0  | 0    | 1  | 11 1 1                |
| 0  | 1     | 1  | 1  | 0     | 0  | 1  | 1    | 1  | 10                    |
| 1  | 0     | 0  | 1  | 0     | 1  | 0  | 0    | 1  |                       |
| 1  | 0     | 1  | 1  | 1     | 0  | 0  | 1    | 1  | T2 - 04-00            |
| 1  | 1     | 0  | 1  | 1     | 1  | 0  | 0    | 1  | T2 = Q1•Q0<br>T1 = Q0 |
| 1  | 1     | 1  | 0  | 0     | 0  | 1  | 1    | 1  | T1 = Q0<br>T0 = '1'   |
|    |       |    |    |       |    |    |      |    | 10 - 1                |
|    |       |    |    | 1     |    |    | 1    |    |                       |
|    |       |    | ,  |       |    |    | `    |    |                       |
|    |       |    |    |       |    |    |      | `  |                       |

Next state values

Inputs to apply to achieve desired next state



# TFF Counter Design





### Excitation Table for JK Flip Flop



Rearranging rows and/or columns...



| Q | Q+ | J | K |
|---|----|---|---|
| 0 | 0  | 0 | Χ |
| 0 | 1  | 1 | X |
| 1 | 0  | X | 1 |
| 1 | 1  | X | 0 |

Tells what inputs to apply to achieve desired output transition

Do you see why the X's?

Tells how inputs affect output

In the end, they are the same table, just rearranged...



### JKFF Gray Code Counter Design





### JKFF Gray Code Counter Design



Next state values

Inputs to apply to achieve desired next state



### General Counter Design Procedure

- Write transition table for counter
  - Use X's as appropriate
  - If not DFF's, augment table
- Reduce each FF input variable to a minimized equation
- Implement IFL with gates
- Draw schematic using FF's + IFL



### Counters With Outputs



Outputs = f (CurrentState)



### Counters With Outputs

Z=1 when count={0,3,6}

| Q2 | Q1 | Q0 | Z |
|----|----|----|---|
| 0  | 0  | 0  | 1 |
| 0  | 0  | 1  | 0 |
| 0  | 1  | 0  | 0 |
| 0  | 1  | 1  | 1 |
| 1  | 0  | 0  | 0 |
| 1  | 0  | 1  | 0 |
| 1  | 1  | 0  | 1 |
| 1  | 1  | 1  | 0 |

Z is called a *Moore* or *static* output. It is a function only of the current state.



### Combined Transition Table



$$Z = Q2' \cdot Q1' \cdot Q0' + Q2' \cdot Q1 \cdot Q0 + Q2 \cdot Q1 \cdot Q0'$$



(implement OFL with gates)

### Counter With A Moore Output



### Counter Timing Characteristics





 $T_{ClockPeriod} >= t_{CLK-Q} + t_{IFL} + t_{setup}$ 



## Counter Timing Example

- $t_{CLK \rightarrow Q} = 1 \text{ns}$
- $t_{IFI} = 7 \text{ns}$
- $t_{\text{setup}} = 2\text{ns}$
- Recall the following:
  - T = Clock period
  - f = Clock frequency or rate
  - T = 1/f
  - f = 1/T
- T >= 1ns + 7ns + 2ns = 10 ns (10 x 10<sup>-9</sup> s)
- $f \le 1/T = 100 \text{ MHz} (100 \times 10^6 \text{ Hz})$



13 COUNTERS

Page 29

### Output Timings





### Counters and Timing

- The count sequence affects the size of IFL
- The size of the IFL affects t<sub>IFL</sub>
- t<sub>IFL</sub> affects T<sub>ClockPeriod</sub>
- Choosing binary counts is not always fastest or smallest



### Example Problem

- Design a 3-bit binary counter
- The Z output is TRUE iff count value is even
- The Y output is TRUE iff count value is multiple of 3

